



Friedrich-Alexander-Universität Erlangen-Nürnberg

## **The Execution-Cache-Memory (ECM) Performance Model**



Searching a good model for the single core performance of streaming loop kernels



ECM is a resource-based model for the runtime of loops on one core of a cachebased multicore CPU

Major model assumptions:

- **Steady-state loop code execution** 
	- No startup latencies, "infinitely long loop"
- **No data access latencies** 
	- Can be added if need be
- **-** Out-of-order scheduler works perfectly
	- But dependencies/critical paths can be taken into account

#### ECM model components: In-core execution



 $T_{\text{nOL}}$  interacts with cache hierarchy,  $T_{\text{OL}}$  does not

#### ECM model components: Data transfer times

- **Optimistic transfer times through mem hierarchy**
- $T_i = \frac{V_i}{b_i}$  $b_i$
- **Transfer time notation for a** given loop kernel:

 ${T_{L1L2}}|T_{L2L3}|T_{L3Mem}$  =  ${4 | 8 | 18.4 } cy/8$  iter

- $\blacksquare$  Input:
	- Cache properties (bandwidths, inclusive/exclusive)
	- Saturated memory bandwidth
	- Application data transfer prediction

http://tiny.cc/kerncraft

**EKERN**CRAFT

Automatic Roofline/ECM modeling tool



ECM model components: Overlap assumptions (1)

**Notation for model contributions** 

 $\{T_{\text{OL}} \mid T_{\text{nOL}} \mid T_{\text{L1L2}} \mid T_{\text{L2L3}} \mid T_{\text{L3Mem}}\} = \{ 7 \mid 2 \mid 4 \mid 8 \mid 18.4 \}$  cy/8 iter

Most pessimistic overlap model: no overlap

 $T_{ECM}^{Mem} = \max(T_{OL}, T_{nOL} + T_{L1L2} + T_{L2L3} + T_{L3Mem})$  for in-mem data



#### ECM model components: Overlap assumptions (2)

Most optimistic assumption: full overlap of data-related contributions

 $T_{ECM}^{Mem} = \max(T_{OL}, T_{nOL}, T_{L1L2}, T_{L2L3}, T_{L3Mem})$ 



ECM model components: Overlap assumptions (3)

Mixed model: partial overlap of data-related contributions

Example: no overlap at L1, full overlap of all other contributions

 $T_{ECM}^{Mem} = max(T_{OL}, T_{nOL} + T_{L1L2}, T_{L2L3}, T_{L3Mem})$ 



### ECM model: Notation for runtime predictions



## ECM model: (Naive) saturation assumption

■ Performance is assumed to scale across cores until a shared bandwidth bottleneck is hit







Friedrich-Alexander-Universität Erlangen-Nürnberg

## **Modeling a Conjugate-Gradient Solver**

### Building a model from components



# A matrix-free CG solver

- **2D 5-pt FD Poisson problem**
- **-** Dirichlet BCs, matrix-free
- $N_x \times N_y = 40000 \times 1000$  grid
- CPU: Haswell E5-2695v3 CoD mode





### ECM model composition

#### Naive implementation of all kernels (omp parallel for)



# CG performance – 1 core to full socket

- Multi-loop code well represented
- Single core performance predicted with 5% error
- Saturated performance predicted with  $< 0.5\%$  error
- Saturation point predicted approximately
	- Can be fixed by improved ECM model



### CG with GS preconditioner: Naïve parallelization

i

Pipeline parallel processing: OpenMP barrier after each wavefront update (ugh!)



## CG with GS preconditioner: additional kernels



- Back substitution does not saturate the memory bandwidth!
	- $\rightarrow$  full algorithm does not fully saturate
- Impact of barrier still negligible overall, but noticeable in the preconditioner

## PCG measurement

- <2% model error for single threaded and saturated performance
- **Expected large** impact of barrier at smaller problem sizes in x direction







Friedrich-Alexander-Universität Erlangen-Nürnberg

### **Problems and Open Questions**

### What ECM cannot do (well)



### Non-steady-state execution

**Wind-up/wind-down effects are not part of the model** 



**May be added via corrections** 

### Irregular data access

■ Indirect != irregular



Unknown access order  $\rightarrow$  only best/worst-case analysis possible

## **Saturation**

■ Original ECM model too optimistic near saturation point

 $T_{L3Mem}$ 

 $\leftarrow$  model

 $T_{Mem}^{ECM} + (n-1)u(n-1)p_0$ 

■ Refinement: Adaptive latency penalty, depends on bus utilization  $u(n)$ :

 $T_{L3Mem}$ 

 $T^{EC}_{Me^{\cdot}}$ 



J. Hofmann, C. L. Alappat, G. Hager, D. Fey, and G. Wellein: *Bridging the Architecture Gap: Abstracting Performance-Relevant Properties of Modern Server Processors*. Supercomputing Frontiers and Innovations **7**(2), 54-78, July 2020. **Available with Open Access.** DOI: [10.14529/jsfi200204](http://dx.doi.org/10.14529/jsfi200204).

ECM Performance Model 32

 $u(1) =$ 

 $u(n) =$ 

# Tutorial conclusion

- Know your system (node) architecture
- Enforce affinity
- Back-of-the-envelope models are extremely useful
- Modeling is not always predictive
- Bottleneck awareness rules
- Performance is not about tools. Use your brain!